{"payload":{"header_redesign_enabled":false,"results":[{"id":"98553575","archived":true,"color":"#b2b7f8","followers":2550,"has_funding_file":false,"hl_name":"SI-RISCV/e200_opensource","hl_trunc_description":"Deprecated, please go to next generation Ultra-Low Power RISC-V Core https://github.com/riscv-mcu/e203_hbirdv2","language":"Verilog","mirror":false,"owned_by_organization":false,"public":true,"repo":{"repository":{"id":98553575,"name":"e200_opensource","owner_id":30426085,"owner_login":"SI-RISCV","updated_at":"2021-03-24T09:38:39.886Z","has_issues":true}},"sponsorable":false,"topics":["cpu","core","verilog","china","nuclei","risc-v","ultra-low-power"],"type":"Public archive","help_wanted_issues_count":0,"good_first_issue_issues_count":0,"starred_by_current_user":false}],"type":"repositories","page":1,"page_count":1,"elapsed_millis":68,"errors":[],"result_count":1,"facets":[],"protected_org_logins":[],"topics":null,"query_id":"","logged_in":false,"sign_up_path":"/signup?source=code_search_results","sign_in_path":"/login?return_to=https%3A%2F%2Fgithub.com%2Fsearch%3Fq%3Drepo%253ASI-RISCV%252Fe200_opensource%2B%2Blanguage%253AVerilog","metadata":null,"csrf_tokens":{"/SI-RISCV/e200_opensource/star":{"post":"9Ty-Wft28s1fOuvY08btoCNxlIyBskvfQN6RCemDebnE3rv108mMck03Mk3hYnXJe7dZDPobJa6oFsuA3SeU1A"},"/SI-RISCV/e200_opensource/unstar":{"post":"LIKqxXGx41obS0XRrpDbTZDwvr7QWawKPJ-R_NJtMDDWvbTWsLljy5mHGtvj4cM5QHK1JR65yBxOCZ6AzbYXBg"},"/sponsors/batch_deferred_sponsor_buttons":{"post":"GBvye-k8eaAsqPgl7muIkcOwTRzDJ7a10CVgtD4Z3nP01q64paEmA-SphIlCHzYjUezbNZmoF2RKOFL2hIaUXQ"}}},"title":"Repository search results"}